Ultra Low-Power Clocking Scheme Using Energy Recovery and Clock Gating
#1

[attachment=5472]
Ultra Low-Power Clocking Scheme Using Energy Recovery and Clock Gating

Hamid Mahmoodi, Member, IEEE, Vishy Tirumalashetty, Matthew Cooke, and Kaushik Roy, Fellow, IEEE



Abstract—

A significant fraction of the total power in highly synchronous systems is dissipated over clock networks. Hence, low power clocking schemes are promising approaches for low-power design. We propose four novel energy recovery clocked flip-flops that enable energy recovery from the clock network, resulting in significant energy savings. The proposed flip-flops operate with a single-phase sinusoidal clock, which can be generated with high efficiency. In the TSMC 0.25- m CMOS technology, we implemented 1024 proposed energy recovery clocked flip-flops through an H-tree clock network driven by a resonant clock-generator to generate a sinusoidal clock. Simulation results show a power reduction of 90% on the clock-tree and total power savings of up to 83% as compared to the same implementation using the conventional square-wave clocking scheme and flip-flops. Using a sinusoidal clock signal for energy recovery prevents application of existing clock gating solutions. In this paper, we also propose clock gating solutions for energy recovery clocking. Applying our clock gating to the energy recovery clocked flip-flops reduces their power by more than 1000 in the idle mode with negligible power and delay overhead in the active mode. Finally, a test chip containing two pipelined multipliers one designed with conventional square wave clocked flip-flops and the other one with the proposed energy recovery clocked flip-flops is fabricated and measured. Based on measurement results, the energy recovery clocking scheme and flip-flops showa power reduction of71% on the clock-tree and 39% on flip-flops, resulting in an overall power savings of 25% for the multiplier chip.
Reply

Important Note..!

If you are not satisfied with above reply ,..Please

ASK HERE

So that we will collect data for you and will made reply to the request....OR try below "QUICK REPLY" box to add a reply to this page
Popular Searches: slip power recovery system wikipedia, contoh clock and cloud, ppt power generation scheme and diagram, program for proller clock, seminar on gating system, kinetic energy recovery system full project report ppt, clock gating,

[-]
Quick Reply
Message
Type your reply to this message here.

Image Verification
Please enter the text contained within the image into the text box below it. This process is used to prevent automated spam bots.
Image Verification
(case insensitive)

Possibly Related Threads...
Thread Author Replies Views Last Post
  Wireless Power Transmission via Solar Power Satellite full report project topics 32 50,428 30-03-2016, 03:27 PM
Last Post: dhanabhagya
  UNINTERRUPTIBLE POWER SUPPLIES ppt seminar surveyer 2 4,543 30-03-2015, 11:29 AM
Last Post: seminar report asees
  LOW POWER VLSI On CMOS full report project report tiger 15 22,289 09-12-2014, 06:31 PM
Last Post: seminar report asees
  BROADBAND OVER POWER LINE (BPL) seminar projects crazy 39 27,514 30-08-2014, 01:10 AM
Last Post: Guest
  ARTIFICIAL NEURAL NETWORK AND FUZZY LOGIC BASED POWER SYSTEM STABILIZER project topics 4 6,147 28-02-2014, 04:00 AM
Last Post: Guest
  Authentication Schemes for Session Passwords using Color and Images computer girl 2 2,371 20-09-2013, 10:52 AM
Last Post: computer topic
  BLOOD VESSEL ENHANCEMENT AND SEGMENTATION USING WAVELET TRANSFORM science projects buddy 3 5,479 04-08-2013, 10:21 PM
Last Post: Guest
  MICROCONTROLLER BASED AUTOMATIC POWER FACTOR CONTROLLING SYSTEM projectsofme 2 5,605 20-07-2013, 10:39 AM
Last Post: Mitesh Diwakar
  Low Power Wireless Sensor Network computer science crazy 4 5,747 30-04-2013, 10:04 AM
Last Post: computer topic
  APPLE – A Novel Approach for Direct Energy Weapon Control project topics 13 7,003 04-03-2013, 11:43 AM
Last Post: seminar details

Forum Jump: