METRO TRAIN PROTOTYPE
#5

[attachment=14577]
AT89C51:
The AT89C51 is a low-power, high-performance CMOS 8-bit microcomputer with 4K
bytes of Flash programmable and erasable read only memory (PEROM). The device
is manufactured using Atmel’s high-density nonvolatile memory technology and is
compatible with the industry-standard MCS-51 instruction set and pinout. The on-chip
Flash allows the program memory to be reprogrammed in-system or by a conventional
nonvolatile memory programmer. By combining a versatile 8-bit CPU with Flash
on a monolithic chip, the Atmel AT89C51 is a powerful microcomputer which provides
a highly-flexible and cost-effective solution to many embedded control applications.
Pin Configurtion

The AT89C51 provides the following standard features: 4K bytes of Flash, 128 bytes of RAM, 32 I/O lines, two 16-bit timer/counters, a five vector two-level interrupt architecture,
a full duplex serial port, on-chip oscillator and clock circuitry. In addition, the AT89C51 is designed with static logic for operation down to zero frequency and supports two software selectable power saving modes. The Idle Mode stops the CPU while allowing the RAM, timer/counters, serial port and interrupt system to continue functioning. The Power-down Mode saves the RAM contents but freezes the oscillator disabling all other chip functions until the next hardware reset.
Pin Description
VCC
Supply voltage.
GND
33333Ground.
Port 0
Port 0 is an 8-bit open-drain bi-directional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as highimpedance inputs. Port 0 may also be configured to be the multiplexed loworder
address/data bus during accesses to external program and data memory. In this mode P0 has internal pullups. Port 0 also receives the code bytes during Flash programming,
and outputs the code bytes during program verification. External pullups are required during program verification.
Port 1
Port 1 is an 8-bit bi-directional I/O port with internal pullups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current (IIL) because of the internal pullups. Port 1 also receives the low-order address bytes during Flash programming and verification.
Port 2
Port 2 is an 8-bit bi-directional I/O port with internal pullups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current (IIL) because of the internal pullups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register. Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.
Port 3
Port 3 is an 8-bit bi-directional I/O port with internal pullups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current (IIL) because of the pullups. Port 3 also serves the functions of various special features of the AT89C51 as listed below: Port 3 also receives some control signals for Flash programming and verification.
RST
Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device.
ALE/PROG
Address Latch Enable output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming. In normal operation ALE is emitted at a constant rate of 1/6
the oscillator frequency, and may be used for external timing or clocking purposes. Note, however, that one ALE
pulse is skipped during each access to external Data Memory. If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has noeffect if the microcontroller is in external execution mode.
PSEN
Program Store Enable is the read strobe to external program memory. When the AT89C51 is executing code from external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory.
EA/VPP
External Access Enable. EA must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, EA will be internally latched on reset. EA should be strapped to VCC for internal program executions. This pin also receives the 12-volt programming enable voltage (VPP) during Flash programming, for parts that require 12-volt VPP.
XTAL1
Input to the inverting oscillator amplifier and input to the internal clock operating circuit.
XTAL2
Output from the inverting oscillator amplifier.
Oscillator Characters:
XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier which can be configured for use as an on-chip oscillator, as shown in Figure 1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven as shown in Figure 2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.
Idle Mode
In idle mode, the CPU puts itself to sleep while all the onchip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special functions registers remain unchanged during this mode. The idle mode can be terminated by any enabledinterrupt or by a hardware reset. It should be noted that when idle is terminated by a hard ware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external
memory.
Reply

Important Note..!

If you are not satisfied with above reply ,..Please

ASK HERE

So that we will collect data for you and will made reply to the request....OR try below "QUICK REPLY" box to add a reply to this page
Tagged Pages: metro train prototype, prototype metro japon, ieee paper by an abhinav virat bhagt on metro train prototype,
Popular Searches: microcontroller at89c51 based metro train with full report, virat kobli, flow chart of metro train prototype, ieee base paper for auto metro train to shuttle between stations, mumbai metro pdf, automatic metro train ppt, automated system design for metro train project,

[-]
Quick Reply
Message
Type your reply to this message here.

Image Verification
Please enter the text contained within the image into the text box below it. This process is used to prevent automated spam bots.
Image Verification
(case insensitive)

Messages In This Thread
METRO TRAIN PROTOTYPE - by project report helper - 13-10-2010, 10:39 AM
RE: METRO TRAIN PROTOTYPE - by projectsofme - 18-10-2010, 09:22 AM
RE: METRO TRAIN PROTOTYPE - by seminar class - 11-04-2011, 03:04 PM
RE: METRO TRAIN PROTOTYPE - by seminar class - 28-04-2011, 10:40 AM
RE: METRO TRAIN PROTOTYPE - by smart paper boy - 18-07-2011, 12:36 PM
RE: METRO TRAIN PROTOTYPE - by Anurag Verma - 21-09-2011, 01:03 AM
RE: METRO TRAIN PROTOTYPE - by seminar addict - 21-09-2011, 09:13 AM
RE: METRO TRAIN PROTOTYPE - by gunpowder - 19-11-2011, 11:07 AM
RE: METRO TRAIN PROTOTYPE - by seminar addict - 21-11-2011, 10:16 AM

Possibly Related Threads...
Thread Author Replies Views Last Post
  INTELLIGENT TRAFFIC MANAGEMENT SYSTEM FOR METRO CITIES project report helper 10 7,240 01-11-2012, 03:18 PM
Last Post: seminar details
  ULTRASONIC TRAIN seminar class 1 1,403 31-10-2012, 12:07 PM
Last Post: seminar details
  Metro Rail prototype smart paper boy 0 2,276 18-07-2011, 11:20 AM
Last Post: smart paper boy
  Train Collision Avoidance Using Vibration Sensor & Micro-Controller seminar class 0 2,449 04-04-2011, 04:20 PM
Last Post: seminar class
  Metro Train seminar class 0 3,632 31-03-2011, 04:45 PM
Last Post: seminar class
  INTELLIGENT METRO TRAIN seminar class 0 1,609 17-03-2011, 11:32 AM
Last Post: seminar class
  TRAIN SPEED CONTROL BASED ON SIGNALS full report seminar surveyer 0 2,099 07-01-2011, 02:11 PM
Last Post: seminar surveyer
  TRAIN INFORMATION SYSTEM computer science crazy 5 4,831 18-10-2010, 04:36 PM
Last Post: projectsofme
  Build a working prototype of a sentry/patrol robot seminar surveyer 0 985 08-10-2010, 05:31 PM
Last Post: seminar surveyer
  Autonomous Metro computer science topics 0 1,655 15-06-2010, 03:54 PM
Last Post: computer science topics

Forum Jump: