A 256-kb 65-nm Sub-threshold SRAM Design for Ultra-Low-Voltage Operation
#1



Benton Highsmith Calhoun, Member, IEEE, and Anantha P. Chandrakasan, Fellow, IEEE

Abstract—
Low-voltage operation for memories is attractive because of lower leakage power and active energy, but the challenges of SRAM design tend to increase at lower voltage. This paper explores the limits of low-voltage operation for traditional six–transistor (6 T) SRAM and proposes an alternative bitcell that functions to much lower voltages. Measurements confirm that a 256-kb 65-nm SRAM test chip using the proposed bitcell operates into sub-threshold to below 400 mV. At this low voltage, the memory offers substantial power and energy savings at the cost of speed, making it well-suited to energy-constrained applications. The paper provides measured data and analysis on the limiting effects for voltage scaling for the test chip.



for more:
http://docs.googleviewer?a=v&q=cache:KiX...fGzdnvXImg



Reply

Important Note..!

If you are not satisfied with above reply ,..Please

ASK HERE

So that we will collect data for you and will made reply to the request....OR try below "QUICK REPLY" box to add a reply to this page
Popular Searches: inserting sub for seminar for 11 th std, tms320c6713 dsk sram access, threshold signature ppt, threshold**ojection tv troubleshooting, ultra high voltage seminars, design and implementation of an embedded home surveillance system with ultra low alert power in ppt format, parayavaran seminar sub in marathi,

[-]
Quick Reply
Message
Type your reply to this message here.

Image Verification
Please enter the text contained within the image into the text box below it. This process is used to prevent automated spam bots.
Image Verification
(case insensitive)

Possibly Related Threads...
Thread Author Replies Views Last Post
  Electric field Optimization of High Voltage Electrode Based On Neural Networks computer science crazy 2 10,114 01-01-2018, 11:56 AM
Last Post: dhanabhagya
  A Neural-Network-Based Space-Vector PWM Controller for Voltage-Fed Inverter Inducti project report helper 1 8,934 07-09-2015, 06:23 PM
Last Post: hafsa_012
  Voltage Stability Improvement using Static Var Compensator in Power Systems project report tiger 4 13,385 12-07-2013, 11:29 AM
Last Post: computer topic
  Voltage Swell and Overvoltage Compensation Wifi 2 9,286 12-07-2013, 10:50 AM
Last Post: computer topic
  DYNAMIC VOLTAGE RESTORER seminar surveyer 7 15,158 15-02-2013, 10:17 AM
Last Post: seminar details
  Low Memory Color Image Zero Tree Coding computer science crazy 2 3,629 03-01-2013, 11:52 AM
Last Post: seminar details
  Multilevel inverter for power system applications highlighting asymmetric design effe seminar topics 2 4,279 29-12-2012, 11:22 AM
Last Post: seminar details
  terahertz transistor design computer science crazy 1 2,103 21-11-2012, 11:55 AM
Last Post: seminar details
  Digital Testing of High Voltage Circuit Breaker project topics 13 12,191 24-10-2012, 03:28 PM
Last Post: seminar details
  Variable Voltage And Variable Frequency drives full report seminar presentation 2 5,640 04-10-2012, 12:20 PM
Last Post: seminar details

Forum Jump: