HIGH SPEED/LOW POWER MULTIPLIER WITH THE SPURIOUS POWER SUPPRESSION TECHNIQUE
#1

[attachment=569]
Abstract:

This project provides the experience of applying an advanced version of Spurious Power Suppression Technique (SPST) on multipliers for high speed and low power purposes. When a portion of data does not affect the final computing results, the data controlling circuits of SPST latch this portion to avoid useless data transition occurring inside the arithmetic units, so that the useless spurious signals of arithmetic units are filter out. Modified Booth Algorithm is used in this project for multiplication which reduces the number of partial product to n/2.
To filter out the useless switching power, there are two approaches, i.e using registers and using AND gates, to assert the data signals of multipliers after data transition. The simulation result shows that the SPST implementation with AND gates owns an extremely high flexibility on adjusting the data asserting time which not only facilitates the robustness of SPST but also leads to a significant speed improvement and power reduction

SPURIOUS POWER SUPPRESSION TECHNIQUE


The SPST uses a detection logic circuit to detect the effective data range of arithmetic units, e.g. adders, or multipliers.

The proposed technique adopts the design concept of separating the arithmetic units into Most Significant Part (MSP) and Least Significant Part (LSP), and then freezing the MSP whenever this part of circuits does no affect the computation result.

There is a data asserting control realized by using registers or AND to further filter out the useless spurious signals of the arithmetic units every time when the latched portion is turned on.
Reply
#2
Im pursuing final year ME VLSI DESIGN. My project is spurious power supression technique for multimedia applications. Im need of verilog coding for spst adder/subtractor circuit.
Reply

Important Note..!

If you are not satisfied with above reply ,..Please

ASK HERE

So that we will collect data for you and will made reply to the request....OR try below "QUICK REPLY" box to add a reply to this page
Popular Searches: fpga implementations of low power parallel multiplier with xiling, decentralised power, seminar report on high speed multiplier, power scooters, power scnario in maharshtra, halmaddi power in hindi, ganguwal power project,

[-]
Quick Reply
Message
Type your reply to this message here.

Image Verification
Please enter the text contained within the image into the text box below it. This process is used to prevent automated spam bots.
Image Verification
(case insensitive)

Possibly Related Threads...
Thread Author Replies Views Last Post
  HIGHWAY SPEED SENSING AND AUTOMATIC BREAKING SYSTEM smart paper boy 7 13,659 16-03-2016, 03:02 PM
Last Post: dhanabhagya
  WIRE LESS SPEED CONTROL OF AC MOTOR (USING MOBILE) smart paper boy 6 11,216 24-02-2016, 02:05 PM
Last Post: seminar report asees
  car speed control using bluetooth seminar class 5 6,281 10-07-2015, 01:55 PM
Last Post: seminar report asees
  DESIGN AND IMPLEMENTATION OF RADIX-4 BOOTH MULTIPLIER USING VHDL project computer science technology 8 24,783 12-11-2013, 05:36 AM
Last Post: Guest
  ELECTROSTATIC MICRO POWER GENERATOR FROM LOW FREQUENCY VIBRATION SUCH AS HUMA seminar surveyer 2 3,938 14-09-2013, 09:53 AM
Last Post: computer topic
  electronic project for high school project topics 3 3,577 11-08-2013, 11:52 PM
Last Post: vickkyy
  WAVELET BASED EMBEDDED COLOR IMAGE CODING TECHNIQUE USING BLOCK-TREE APPROACH smart paper boy 1 2,109 03-01-2013, 11:52 AM
Last Post: seminar details
  High Speed Downlink Packet Access (HSDPA) – A Means of Increasing Downlink Capacity smart paper boy 1 1,532 08-12-2012, 02:45 PM
Last Post: seminar details
  ADAPTIVE TECHNIQUES BASED HIGH IMPULSIVE NOISE DETECTION AND REDUCTION OF A DIGITAL smart paper boy 1 1,927 05-12-2012, 03:58 PM
Last Post: seminar details
  Design of Hybrid Encoded Booth Multiplier with Reduced Switching Activity Technique seminar class 1 9,337 01-12-2012, 12:08 PM
Last Post: seminar details

Forum Jump: